TY - JOUR
T1 - Finfet sram cells with asymmetrical bitline access transistors for enhanced read stability
AU - Salahuddin, Shairfe Muhammad
AU - Kursun, Volkan
AU - Jiao, Hailong
N1 - Publisher Copyright:
© 2015 KIEEME. All rights reserved.
PY - 2015/12
Y1 - 2015/12
N2 - Degraded data stability, weaker write ability, and increased leakage power consumption are the primary concerns in scaled static random-access memory (SRAM) circuits. Two new SRAM cells are proposed in this paper for achieving enhanced read data stability and lower leakage power consumption in memory circuits. The bitline access transistors are asymmetrically gate-underlapped in the proposed SRAM cells. The strengths of the asymmetric bitline access transistors are weakened during read operations and enhanced during write operations, as the direction of current flow is reversed. With the proposed hybrid asymmetric SRAM cells, the read data stability is enhanced by up to 71.6% and leakage power consumption is suppressed up to 15.5%, while displaying similar write voltage margin and maintaining identical silicon area as compared to the conventional memory cells in a 15 nm FinFET technology.
AB - Degraded data stability, weaker write ability, and increased leakage power consumption are the primary concerns in scaled static random-access memory (SRAM) circuits. Two new SRAM cells are proposed in this paper for achieving enhanced read data stability and lower leakage power consumption in memory circuits. The bitline access transistors are asymmetrically gate-underlapped in the proposed SRAM cells. The strengths of the asymmetric bitline access transistors are weakened during read operations and enhanced during write operations, as the direction of current flow is reversed. With the proposed hybrid asymmetric SRAM cells, the read data stability is enhanced by up to 71.6% and leakage power consumption is suppressed up to 15.5%, while displaying similar write voltage margin and maintaining identical silicon area as compared to the conventional memory cells in a 15 nm FinFET technology.
KW - Data stability
KW - FinFET devices
KW - Memory cache
KW - SRAM cell
KW - Underlap
KW - Write voltage margin
UR - https://www.webofscience.com/wos/woscc/full-record/WOS:000370277800001
UR - https://openalex.org/W2313029650
UR - https://www.scopus.com/pages/publications/84949980285
U2 - 10.4313/TEEM.2015.16.6.293
DO - 10.4313/TEEM.2015.16.6.293
M3 - Journal Article
SN - 1229-7607
VL - 16
SP - 293
EP - 302
JO - Transactions on Electrical and Electronic Materials
JF - Transactions on Electrical and Electronic Materials
IS - 6
ER -