Hybrid power model for RTL power estimation

Yi Min Jiang*, Shi Yu Huang, Kwang Ting Cheng, Deborah C. Wang, Ching Yen Ho

*Corresponding author for this work

Research output: Contribution to conferenceConference Paperpeer-review

3 Citations (Scopus)

Abstract

We propose a hybrid power model for estimating the power dissipation of a design at the RT-level. This new model combines the advantages of both RT-level and gate-level approaches. We investigate the relationship between steady-state transition power and overall power dissipation. We observe that, statistically, two input sequences causing similar amount of steady-state transitions will exhibit similar overall power dissipation for an RTL module. Based on this observation, we propose a method to construct a hybrid power model for RTL modules. We further propose a hierarchical power estimation method for estimating the power dissipation of data-path consisting of RTL modules. Experimental results show that, for full-chip power estimation, the estimation time of the technique based on our power models is on average 275 times faster than directly running a commercial transistor-level power simulator, and the errors are less than 6% as compared to the transistor-level power simulation results.

Original languageEnglish
Pages551-556
Number of pages6
Publication statusPublished - 1998
Externally publishedYes
EventProceedings of the 1998 3rd Conference of the Asia and South Pacific Design Automation (ASP-DAC '98) - Yokohama, Jpn
Duration: 10 Feb 199813 Feb 1998

Conference

ConferenceProceedings of the 1998 3rd Conference of the Asia and South Pacific Design Automation (ASP-DAC '98)
CityYokohama, Jpn
Period10/02/9813/02/98

Fingerprint

Dive into the research topics of 'Hybrid power model for RTL power estimation'. Together they form a unique fingerprint.

Cite this