On improving test quality of scan-based BIST

Huan Chih Tsai, Kwang Ting Cheng, Sudipta Bhawmik

Research output: Contribution to journalJournal Articlepeer-review

27 Citations (Scopus)

Abstract

In this paper, we explore two techniques, under the existing scan-based built-in self-test (BIST) architectures, for improving the test quality with practically no additional overhead. The proposed technique are an almost-full-scan BIST strategy and a general scan-based BIST test application scheme. We first demonstrate that under the scan-based BIST architecture, full scan may not result in the highest fault coverage (FC) and unscanning a small number of scan flip-flops may increase the BIST FC. We then present an algorithm for identifying those not-to-be-scanned flip-flops. We further show that the proposed general scan-based BIST test application scheme could also result in higher BIST FC and only requires a minor modification to the BIST controller. Experiments have been conducted using an industrial tool, psb2, on benchmark circuits to illustrate the effectiveness of the proposed techniques and algorithms. The results have demonstrated that both techniques are able to maximize the FC and reduce the test application time without additional test hardware comparing to the conventional scan-based BIST architectures.

Original languageEnglish
Pages (from-to)928-938
Number of pages11
JournalIEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems
Volume19
Issue number8
DOIs
Publication statusPublished - Aug 2000
Externally publishedYes

Fingerprint

Dive into the research topics of 'On improving test quality of scan-based BIST'. Together they form a unique fingerprint.

Cite this