Abstract
A circuit technique is presented for reducing the subthreshold leakage energy consumption of domino logic circuits. Sleep switch transistors are proposed to place an idle dual threshold voltage domino logic circuit into a low leakage state. The circuit technique enhances the effectiveness of a dual threshold voltage CMOS technology to reduce the subthreshold leakage current by strongly turning off all of the high threshold voltage transistors. The sleep switch circuit technique significantly reduces the subthreshold leakage energy as compared to both standard low-threshold voltage and dual threshold voltage domino logic circuits. A domino adder enters and leaves a low leakage sleep mode within a single clock cycle. The energy overhead of the circuit technique is low, justifying the activation of the proposed sleep scheme by providing a net savings in total power consumption during short idle periods.
| Original language | English |
|---|---|
| Pages (from-to) | 485-496 |
| Number of pages | 12 |
| Journal | IEEE Transactions on Very Large Scale Integration (VLSI) Systems |
| Volume | 12 |
| Issue number | 5 |
| DOIs | |
| Publication status | Published - May 2004 |
| Externally published | Yes |
Keywords
- Domino carry lookahead adder
- Domino logic
- Dual threshold voltage CMOS technologies
- Dynamic circuits
- High speed
- Idle mode
- Longer battery life
- Low power
- Multiple threshold voltage CMOS
- Reduced standby leakage energy
- Sleep mode
- Sleep switch
Fingerprint
Dive into the research topics of 'Sleep switch dual threshold voltage domino logic with reduced standby leakage current'. Together they form a unique fingerprint.Cite this
- APA
- Author
- BIBTEX
- Harvard
- Standard
- RIS
- Vancouver